Design and Implementation of a Efficient Router using X Y Algorithm
Main Article Content
Abstract
The engineering for on chip network configuration utilizing dynamic reconfiguration is an answer for Communication Interfaces, Chip cost, Quality of Service, ensure adaptability of the organization. The proposed engineering powerfully arrange itself concerning Hardware Modules like switches, Switch based packet , information to a packet size with changing the correspondence situation and its prerequisites on run time. The NOC Architecture assumes urgent part while planning correspondence frameworks intended for SOC. The NOC engineering be better over traditional transport, mutual transport plan , cross bar interconnection design intended for on chip organizations. In a greater part of the NO C engineering contains lattice, torus or different geographies to plan solid switch. In any case, the greater part of the plans are neglects to advance a Quality of Service, blocking issues, cost, Chip as well as mostly plan throughput, region transparency with inactivity. Proposed plan we are planning a reconfigurable switch for network on chip plan that improve the correspondence performance. The proposed configuration dodges the restrictions of transport based interconnection plans which are frequently applied in part progressively reconfigurable FPGA plans. With the assistance of this switch plan we can accomplish low inactivity and high information throughput.
Downloads
Article Details

This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License.
How to Cite
References
G Vincenzo Rana, David Atienza, Marco Domenico Santambrogio, “A Reconfigurable Network-on-Chip Architecture for Optimal Multi-Processor SoC Communication”, 2008.
Ronald Hecht, Stephan Kubisch, Andreas Herrholtz, Dirk Timmermann, “dynamic reconfiguration with hardwired networks-on-chip on future FPGA’S”, 2005.
L. Benini and G. De Micheli, “Networks on chips: a new SoC paradigm,” Computer, vol. 35, p. 70-78, 2002. [CrossRef]
Ye Lu, Changlin Chen, McCanny, J. , Sezer, S,” Design of interlock-free combined allocators for Networks-on-Chip”, IEEE International conference on SoC Conference (SoCC), page 358-363, Sep 2012.
Singh, J.K., Swain, A.K. , Reddy, T.N.K. , Mahapatra, K.K.,” Performance evalulation of different routing algorithms in Network on
Chip”, IEEE Asia Pacific Conference on Postgraduate Research on Microelectronics and Electronics (PrimeAsia), 2013. [CrossRef]
Gwangsun Kim, Lee, M.M.-J. , Kim, J., Lee, J.W., Abts, D., Marty, M.” Low-Overhead Network-on-Chip Support for Location-Oblivious Task Placement” Computers, IEEE Transactions on Volume: 63 , Issue: 6, 2014. [CrossRef]
TaimourWehbe; Xiaofang Wang Secure and Dependable NOC-Connected Systems on an FPGA Chip IEEE Transactions on Reliability Year: 2016, Volume: 65, Issue: 4 Pages: 1852 - 1863, IEEE Journals & Magazines[CrossRef]
Mohamed S. Abdelfattah; Vaughn Betz”Power Analysis of Embedded NOCs on FPGAs and Comparison With Custom Buses“IEEE Transactions on Very Large Scale Integration (VLSI) SystemsYear: 2016, Volume: 24, Issue: 1Pages: 165 - 177, IEEE Journals & Magazines[CrossRef]
Chen Wu; Chenchen Deng; Leibo Liu; Jie Han; Jiqiang Chen; Shouyi Yin; ShaojunWeiA Multi-Objective Model Oriented Mapping Approach for NOC-based Computing Systems IEEE Transactions on Parallel and Distributed Systems Year: 2017, Volume: 28, Issue: 3 Pages: 662 - 676, IEEE Journals &Magazines[CrossRef]
Abu Asaduzzaman; Kishore K. Chidella; DivyaVardha“An Energy-Efficient Directory Based Multicore Architecture with Wireless Routers to Minimize the Communication Latency“IEEE Transactions on Parallel and Distributed SystemsYear: 2017, Volume: 28, Issue: 2Pages: 374 - 385IEEE Journals & Magazines
Marcelo Ruaro;Luciano L. Caimi;Fernando Gehm Moraes “A Systemic and Secure SDN Framework for NoC-Based Many-Cores” IEEE Access Year: 2020 | Volume: 8 | Journal Article | Publisher: IEEE[CrossRef]
Jan Moritz Joseph;Lennart Bamberg;Dominik Ermel;Behnam Razi Perjikolaei;Anna Drewes;Alberto García-Ortiz;Thilo Pionteck “NoCs in Heterogeneous 3D SoCs: Co-Design of Routing Strategies and Microarchitectures” IEEE Access Year: 2019 | Volume: 7 | Journal Article | Publisher: IEEE[CrossRef]
Nasim Nasirian;Reza Soosahabi;Magdy A. Bayoumi “Probabilistic Analysis of Power-Gating in Network-on-Chip Routers” Probabilistic Analysis of Power-Gating in Network-on-Chip Routers IEEE Transactions on Circuits and Systems II: Express Briefs Year: 2019 | Volume: 66, Issue: 2 | Journal Article | Publisher: IEEE[CrossRef]
Weng-Geng Ho;Kwen-Siong Chong;Kyaw Zwa Lwin Ne;Bah-Hwee Gwee;Joseph S. Chang “Asynchronous-Logic QDI Quad-Rail Sense-Amplifier Half-Buffer Approach for NoC Router Design” IEEE Transactions on Very Large Scale Integration (VLSI) SystemsYear: 2018 | Volume: 26, Issue: 1 | Journal Article | Publisher: IEEE Cited by: Papers (1) [CrossRef]
Shilpa K Gowda and Dr. Rekha K.R “ Performance Analysis of Hexagonal Node Design For Packet-Switched NoC on FPGA” International Journal of Applied Engineering Research ISSN 0973-4562 Volume 12, Number 13 (2017) pp. 4004-4008